DEPARTMENT OF ELECTRONICS AND COMMUNICATION
INDIAN INSTITUTE OF TECHNOLOGY ROORKEE
There is an image here
Download Resume
Bulusu Anand
Professor
anand.bulusu[at]ece.iitr.ac.in
+91-1332-245347
https://sites.google.com/ece.iitr.ac.in/prof-anand-bulusu/home
Research Interests

Biosketch
Educational Details
Professional Background

Research
Projects
Publications
Patents
Books
Collaborations

Honours and Awards
Honors
Memberships

Teaching Engagements
Teaching Engagements

Students
Supervisions
Associate Scholars

Miscellaneous
Events
Visits
Administrative Positions
Miscellaneous
Research Interests
CMOS digital circuit design methodologies, VLSI device physics, device-circuit interaction, Mixed-signal design methodologies
BioSketch
Educational Details
IIT Bombay
2006
Ph.D, Microelectronics
Birla Institute of Technology and Science, Pilani, Pilani, Rajasthan, India
1998
M.E, Electrical Engineering (Microelectronics)
Andhra University, Visakhapatnam, Visakhapatnam, Andhra Pradesh,, India
1995
B.E, Electronics and Communication Engineering
Professional Background
Sr. Design Engineeer
01 Jan 2007 - 01 Jan 2008
Freescale Semiconductor India (Presently NXP Semiconductrs)
Associate Professor
01 Jan 2014 - 01 Jan 2019
IIT Roorkee, Roorkee, Uttarakhand, India
Assistant Professor
01 Jan 2008 - 01 Jan 2014
IIT Roorkee
Research
Projects
TOPIC START DATE FIELD DESCRIPTION FINANCIAL OUTLAY FUNDING AGENCY OTHER OFFICERS
Development and Efficient Characterization of FB and DT CMOS PDSOI 25 Jul 2019 Standard Cell Libraries Rs. 59.8 Lakh DST (AMT) Prof. S. Dasgupta, Prof. S. Manhas, Prof. B. P. Das, Prof. G. Trivedi (IITG)
A Robust and Scalable VLSI Test Methodology for High Performance CMOS Designs Considering Spatial and Temporal 10 Dec 2018 Variations 23.06 Lakh Semiconductor Research Corporation (SRC)
A Design Methodology of Compute-In-Memory SRAM Macro for AI/ML Applications 01 Jul 2020 Edge Devices 25 Lakhs Semiconductor Research Corporation Sudeb Dasgupta
A PDSOI Analog Cell Library Consisting 2 stage OPAMPs and comparators designed 01 Oct 2020 VLSI devices/circuits 15 Lakhs ISRO S. Dasgupta
Development of 1.8/5V/10V/20V I/O Pads in SCL’s 0.18µm CMOS Process 01 Oct 2020 VLSI Circuits 35 Lakhs ISRO S. Dasgupta
A VLSI Standard Cell Characterization Methodology for CMOS Designs Considering Spatial and Temporal Variations 01 Jan 2018 CMOS Circuit timing models for considering variations $38000 Semiconductor Research Corporation Prof. S. Dasgupta
Negative capacitance fet (NCFET): fabrication/modeling/simulation for design of 01 Jan 2019 digital circuits Rs. 1,13,00,000 DST Nano Mission Prof. A. Dutta, Prof. S. Dasgupta, Prof. S. Manhas
An Energy Efficient IOT Processor using an Optimized Near-Threshold Voltage Standard Cell Library 01 Jan 2019 An Energy Efficient IOT Processor using an Optimized Near-Threshold Voltage Standard Cell Library 4895000 IMPRINT-2 (SERB) Prof. S. Dasgupta, Prof. B. P. Das, Prof. G. Trivedi (IITG)
Robust Methodology for Nanoscale VLSI Circuit Design Considering Layout Dependent 01 Jan 2013 Variations 38 Lakhs DST Dr. S. Dasgupta
Nanoscale FinFET Device and Circuit Design Methodology 01 Jan 2009 Nanoscale FinFET Device and Circuit Design Methodology 20 Lakh DST None
Chips to Systems Design (SMDP) 01 Jan 2015 Chips to Systems Design (SMDP) 5 Crore DIETY Dr. Sudeb Dasgupta (PI)
ICT Academy 01 Jan 2016 ICT Academy 7 Crore DIETY Dr. S. Manhas (PI)




Collaborations
In memory computation with SRAM
Semiconductor Research Corporation (mainly NXP Semiconductors and Texas Instruments)
Process variation aware Standard Cell extraction
Freescale Semiconductor India Pvt. Ltd.
Temporal variation aware circuit design and standard cell characterization
Semiconductor Research Corporation (mainly Texas Instruments)
Tunnel FET Device Modeling
ST Microelectronics
CMOS VCO Design
ST Microelectronics
High Speed Circuits
Global Foundries
Fault simulations for ADCs
Texas Instruments
SRAM Yield Analysis
ARM NOIDA
Publications

Selected Publications in International Journals:

  1. Lomash Chandra Acharya, Arvind Sharma, Neeraj Mishra, Khoirom Johnson Singh, Mahipal Dargupally, Neha Gupta, Sai Shabarish Nayakanti, Ajoy Mandal, Venkatraman Ramakrishnan, Sudeb Dasgupta, Anand Bulusu " "Switching Activity Factor-Based ECSM Characterization (SAFE): A Novel Technique for Aging-Aware Static Timing Analysis," in IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, doi: 10.1109/TCAD.2024.3396432. keywords: {Integrated circuit modeling;Logic gates;Standards;Aging;Semiconductor device modeling;Load modeling;Mathematical models;Aging;BTI;ECSM;HCI;STA
  2. C.Garg, N.Chauhan, A.Sharma, S.Banchhor, A.Doneria, S.Dasgupta and Bulusu Anand,"Investigation of Trap-Induced Performance Degradation and Restriction on Higher Ferroelectric Thickness in Negative Capacitance FDSOI FET," Accepted for publication in IEEE Transactions on Electron Devices.
  3. S. Banchhor, N. Chauhan and Bulusu Anand, "A new physical insight into the zero temperature coefficient with self-heating in silicon-on-insulator FinFET, " Accepted for publication in Journal of IOP Science Semicond. Sci. Technol. 2021, vol. 36, no. 3, 035005. doi: 10.1088/1361-6641/abd220
  4. Neeraj Mishra, Lalit M Dani, S Chakraborty, R V Joshi and Bulusu Anand, "Delay Modulation in Separately Driven Delay Cells Utilized for the Generation of High-Performance Multiphase Signals Usings ROs," Accepted for publication in IEEE Transactions on Circuits and Systems  II: Express Briefs.

  5. Lalit M Dani, Neeraj Mishra and Bulusu Anand, "An Efficient and Accurate Variation-Aware Design Methodology for Near-Threshold MOS-Varactor based VCO Architectures," Accepted for publication in IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

  6. Lalit M Dani, Neeraj Mishra and Bulusu Anand, "A Variation Aware jitter Estimation Methodology in ROs Considering Over/Undershoots in NTV Regime," Accepted for publication in IEEE Transactions on Circuits and Systems  II: Express Briefs.

  7. Neeraj Mishra, Lalit M Dani, Kunal Sanvaniya, S. Dasgupta, S.Chakraborty and Anand Bulusu, "Design and Realization of High-Speed Low-Noise Multi-loop Skew-based ROs Optimized for Even/Odd Multi-Phase Signals," Accepted for publication in IEEE Transactions on Circuits and Systems II: Express Briefs.
  8. Chaudhry I. Kumar and Bulusu Anand, "A Highly Reliable and Energy Efficient Radiation Hardened 12T SRAM Cell Design, Accepted for publication in IEEE Transactions on Device and Material Reliability.
  9. Lalit Dani, N. Mishra, A. Sharma, Bulusu Anand, “Variation Aware Prediction of Circuit Performance in Near-threshold Regime using Supply Independent Transition Threshold Points,” Accepted for publication in IEEE Transactions on Electron Devices.
  10. C. I. Kumar and B. Anand, "A Highly Reliable and Energy Efficient Triple-Node-Upset Tolerant Latch Design", Accepted for publication in IEEE Transactions on Nuclear Science.
  11. Abhishek Acharya, A. B. Solanki, S. Glass, Q. T. Zhao, and Bulusu Anand, "Impact of Gate-Source Overlap on the Device/ Circuit Analog Performance of Line TFETs," Accepted for publication in IEEE TED.
  12. Shashank Banchhor, Kintada Dinesh Kumar, Ashish Dwivedi and Bulusu Anand, “A New Aspect of Saturation Phenomenon in FinFETs and Its Implication on Analog Circuits,” Accepted for publication in IEEE Transactions on Electron Devices, vol. 66, no. 7, pp. 2863-2868, July 2019. doi: 10.1109/TED.2019.2914867.
  13. Chaudhry Indra Kumar, Ishant Bhatia, Arvind Kumar Sharma, Deep Sehgal,H.S. Jatana, and Anand Bulusu, "A Physics based Variability Aware Methodology to Estimate Critical Charge for Near-Threshold Voltage Latches," Accepted for publication in IEEE Transactions on VLSI.
  14. Chaudhry Indra Kumar and Bulusu Anand, "High Performance Energy Efficient Radiation Hardened Latch for Low Voltage Applications,” Elsevier VLSI Journal of Integration, Accepted for publication.
  15. Chaudhry Indra Kumar, Arvind K. Sharma, Rajendra Partap, Anand Bulusu, “An energy-efficient variation aware self-correcting latch,” Elsevier Microelectronics Journal, pp. 67 – 78, February 2019.
  16. Chaudhry Indra Kumar and Bulusu Anand, “Design of highly reliable energy-efficient SEU tolerant 10T SRAM cell,” IET Electronics Letters, pp. 1423 – 1424, December 2018.
  17. Arvind Sharma, Naushad Alam and Anand Bulusu, “Effective Drive Current for Near-Threshold CMOS Circuits’ Performance Evaluation: Modeling to Circuit Design Techniques,” IEEE Transactions on Electron Devices, pp. 2413 – 2421, June 2018.
  18. Abhishek Acharya, Abhishek Solanki, Sudeb Dasgupta and Bulusu Anand, “Drain Current Saturation in Line Tunneling-Based TFETs: An Analog Design Perspective,” IEEE Transactions on Electron Devices, Volume: 65, Issue: 1, Jan. 2018.
  19. Om Prakash , Satish Maheshwaram,Mohit Sharma  Anand Bulusu , Sanjeev K. Manhas, “Performance and Variability Analysis of SiNW 6T-SRAM Cell using Compact Model with Parasitics,” IEEE Transactions on Nanotechnology , Volume: 16, Issue: 6, Nov. 2017.
  20. Om Prakash, Swen Beniwal, Satish Maheshwaram, Anand Bulusu, Navab Singh, and S. K. Manhas, “Compact NBTI reliability modeling in Si nanowire MOSFETs and effect in circuits,” IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, VOL. 17, NO. 2, JUNE 2017.
  21. Arvind Sharma, Naushad Alam and Anand Bulusu, “Effective Current Model for Inverter-Transmission Gate Structure and Its Application in Circuit Design,” IEEE Transactions on Electron Devices, 2017.
  22. Abhishek Acharya, Sudeb Dasgupta and Bulusu Anand, “A Novel VDSAT Extraction Method for Tunnel FETs and Its Implication on Analog Design,” IEEE Transactions on Electron Devices, pp. 629-623, February 2017.
  23. Arvind Sharma, Naushad Alam, Sudeb Dasgupta, Bulusu Anand, “Multifinger MOSFETs’ Optimization Considering Stress and INWE in Static CMOS Circuits”, IEEE Transactions on Electron Devices, PP, no. 99, 2016. 
  24.  Baljit Kaur, Arvind Sharma, Naushad Alam, Sanjeev K. Manhas, Bulusu Anand, “A Variation Aware Timing Model for a 2-Input NAND Gate and Its Use in Sub-65nm CMOS Standard Cell Characterization”, Microelectronics Journal (Elsevier), vol. 53, pp. 45-55, 2016.
  25. Archana Pandey; Harsh Kumar; S. K. Manhas; Sudeb Dasgupta; Bulusu Anand , “Atypical Voltage Transitions in FinFET Multistage Circuits: Origin and significance” , IEEE Transactions on Electron Devices, pp. 1392-1396, march 2016.
  26. Baljit Kaur, Naushad Alam, S. K. Manhas, Bulusu Anand, “Efficient ECSM characterization considering voltage, temperature and mechanical stress variability,” Accepted for publication in IEEE Transactions on Circuits and Systems – I, October 2014.
  27. Gaurav Kaushal, S. K. Manhas, S. Maheshwaram, S. Dasgupta, B. Anand, and N. Singh, “Novel Design Methodology Using Lext Sizing in Nanowire CMOS Logic” IEEE Transactions on Nanotechnology, pp. 650-658, July 2014.
  28.  Naushad Alam, Bulusu Anand and Sudeb Dasgupta, “An Analytical Delay Model for Mechanical  Stress Induced Systematic Variability  Analysis in Nanoscale Circuit Design,”   IEEE Transactions on Circuits and Systems -I, pp. 1714-1726, June 2014.
  29. Archana Pandey, Swati Raycha, Satish Maheshwaram, S. K. Manhas, S. Dasgupta,  Bulusu Anand, “Effect of Load Capacitance and Input Transition Time on Underlap FinFET Capacitance,” IEEE Transactions on Electron Devices, pp. 30-36, January 2014.
  30. Ashwani Kumar, Vishvendra Kumar, Bulusu Anand, S. Manhas, “Nitrogen-Terminated Semiconducting Zigzag GNR FET With Negative Differential Resistance,” IEEE Transactions on Nanotechnology, pp. 16-22, January 2014.
  31. Menka, Bulusu Anand and Dasgupta S., “Two Dimensional Analytical Modeling for Asymmetric 3T and 4T Double Gate Tunnel FET in Subthreshold Region: Potential and Electric Field”,  Elsevier Microelectronics Journal, pp. 1251-1259, December 2013.
  32. S. Maheshwaram, S. K. Manhas, G. Kaushal, B. Anand and N. Singh, “Vertical Nanowire CMOS Parasitic Modeling and its Performance Analysis,” IEEE Transactions on Electron Devices, vol. 60, no. 9, pp. 2943-2950, September 2013.
  33. N. Alam, B. Anand, and S. Dasgupta, “The Impact of Process-Induced Mechanical Stress in Narrow Width Devices and Variable Taper CMOS Buffer Design", Elsevier Microelectronics Reliability, vol. 53, Issue 5, pp. 718-724, May 2013.
  34. N. Alam, B. Anand, and S. Dasgupta, “The Impact of Process-Induced Mechanical Stress on CMOS Buffer Design using Multi-Fingered Devices", Elsevier Microelectronics Reliability, vol. 53, Issue 3, pp. 379-385, March 2013.
  35. N. Alam, B. Anand, and S. Dasgupta, "Gate-Pitch Optimization for Circuit Design using Strain-Engineered Multi-Finger Gate Structures", IEEE Transactions on Electron Devices, vol. 59, no. 11, pp. 3120-3123, November 2012.
  36. Gaurav Kaushal, S. Manhas, S. Maheshwaram, S. Dasgupta, A. Bulusu and N. Singh, “Tuning source/drain extension profile in current matching in nanowire CMOS logic,” IEEE Transactions in Nanotechnology, vol. 11, no. 5, pp. 1033-1035, September 2012.
  37. Satish Maheshwaram, S. K. Manhas, G. Kaushal, B. Anand and N. Singh, "Device Circuit Co-Design Issues in Vertical Nanowire CMOS Platform,"  IEEE Electron Device Lettersvol.33, no. 7, pp.934-936, July 2012.
  38. Satish Maheshwaram, S. K. Manhas, Gaurav Kaushal, Bulusu Anand, and Navab Singh, “Vertical Silicon Nanowire Gate-All-Around Field Effect Transistor Based Nanoscale CMOS,” IEEE Electron Device Letters, pp. 1011-1013, August 2011.
  39. Pradeep Kumar Chawda, B. Anand, V. Ramgopal Rao, “Optimum Body Bias constraints for leakage reduction in high-K Complementary Metal Oxide Semiconductor Circuits,” Japanese Journal of Applied Physics (JJAP), May 2009.
  40. Bulusu Anand, M. P. Desai, and V. Ramgopal Rao, "Silicon Film Thickness Optimization for SOI-DTMOS from Circuit Performance considerations", IEEE Electron Device Letters, pp. 436-438, June 2004.
  41. P. Sivaram, B. Anand, M. P. Desai, “Silicon film thickness considerations for SOI-DTMOS,” IEEE Electron Device Letters, pp. 276-278, May 2002.

Selected Publications in International Conferences:

  1. Kartikay Mani Tripathi, Madhav Pathak, Sanjeev Manhas, Anand Bulusu "A Hysteretic-Controlled Digital LDO Regulator for Enhanced Load Transient Response," 2025 21st International Conference on Synthesis, Modeling, Analysis and Simulation Methods, and Applications to Circuits Design (SMACD), Istanbul, Turkiye, 2025, pp. 1-4, doi: 10.1109/SMACD65553.2025.11092092. 
  2. Nilotpal Sarma, Ashutosh Yadav, Sudeb Dasgupta, Anand Bulusu "Characterization of Inter-Chip Interconnects Using Piecewise Effective Capacitance," 2025 21st International Conference on Synthesis, Modeling, Analysis and Simulation Methods, and Applications to Circuits Design (SMACD), Istanbul, Turkiye, 2025, pp. 1-4, doi: 10.1109/SMACD65553.2025.11092083. 
  3. Neha Gupta, Lomash Chandra Acharya, Mahipal Dargupally, Khoirom Johnson Singh, Amit Kumar Behera, Johan Euphrosine, Sudeb Dasgupta, Anand Bulusu  "Aging Model Development for ASAP 7 nm Predictive PDK: Application in Aging-Aware Performance Prediction of Digital Logic and ADCs in Data Acquisition System," 2025 IEEE Computer Society Annual Symposium on VLSI (ISVLSI), Kalamata, Greece, 2025, pp. 1-4, doi: 10.1109/ISVLSI65124.2025.11130265.
  4. A. Kumar, M. Ehteshamuddin, A. Bulusu, S. Mehrotra, and A. Dasgupta, “A Physics-based Compact Model for ULTRARAM Memory Device,” IEEE Electron         Devices Technology and Manufacturing Conference (EDTM), 2024. 

    2.  A. Kumar, A. Bulusu, and A. Dasgupta, “Performance Projection of Negative Capacitance Complementary FET (NC-CFET): Device-Circuit Co-design,” IEEE          Electron Devices Technology and Manufacturing Conference (EDTM), 2024

  5. A. Kumar, A. Bulusu, S. Mehrotra, and A. Dasgupta, “A Landau Based Compact Model for Multi Domain Ferroelectric Field Effect Transistors,” International       Workshop on Physics of Semiconductor Devices (IWPSD), 2023.
  6. Nitanshu Chauhan, Amit Kumar Behera, Chirag Garg, Sudeb Dasgupta, Anand Bulusu "Impact of Non-Uniform Ferroelectric Dielectric Phase and Metal          Grains on the Performance of MFM Capacitor and Ferroelectric FETs," 2023 IEEE International Symposium on Applications of Ferroelectrics (ISAF),                      Cleveland, OH, USA, 2023, pp. 1-4, doi: 10.1109/ISAF53668.2023.10265412.
  7. Lomash Chandra Acharya, Anubhav Kumar, Khoirom Johnson Singh, Neha Gupta, Nayakanti Sai Shabarish, Neeraj Mishra, Mahipal Dargupally, Arvind           Kumar Sharma, Venkatraman Ramakrishnan, Ajoy Mandal, Sudeb Dasgupta, Anand Bulusu"Beyond SPICE Simulation: A Novel Variability-Aware STA             Methodology for Digital Timing Closure," 2023 19th International Conference on Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design (SMACD), Funchal, Portugal, 2023, pp. 1-4, doi: 10.1109/SMACD58065.2023.10192158.
  8. Dinesh Kushwaha, Rajat Kohli, Jwalant Mishra, Rajiv V Joshi, S Dasgupta, Anand Bulusu"A Fully Differential 4-Bit Analog Compute-In-Memory Architecture for Inference Application," 2023 IEEE 5th International Conference on Artificial Intelligence Circuits and Systems (AICAS), Hangzhou, China, 2023, pp.   doi: 10.1109/AICAS57966.2023.10168599.
  9. Shashank Banchhor, Navjeet Bagga, Nitanshu Chauhan, S Manikandan, Avirup Dasgupta, S Dasgupta, Anand Bulusu"A New Insight into the Saturation Phenomenon in Nanosheet Transistor: A Device Optimization Perspective," 2023 7th IEEE Electron Devices Technology & Manufacturing Conference (EDTM), Seoul, Korea, Republic of, 2023, pp. 1-3, doi: 10.1109/EDTM55494.2023.10102974.
  10. Dinesh Kushwaha, Ashish joshi, Neha gupta, aditya sharma, Sandeep miryala, Rajiv Joshi, Sudeb Dasgupta and Anand bulusu “An Energy - Efficient Multi-bit    current-based Analog Compute in Memory Architecture and Design Methodology,” VLSI Design Conference, January 2023, Hyderabad.
  11. Ashutosh Yadav, Anand Bulusu, Surinder Singh, Sudeb Dasgupta, “Radiation Hardened CMOS Programmable Bias Generator for Space Applications at               180nm,” VLSI Design Conference, January 2023, Hyderabad.
  12. A. Kumar, G. Pahwa, A. K. Behera, A. Bulusu, S. Mehrotra, and A. Dasgupta, “Analysis and Modeling of Flicker Noise in Ferroelectric FinFETs,” 2022 IEEE           International Conference on Emerging Electronics (ICEE), Bangalore, India, 2022, pp. 1-5.
  13. Jyoti Patel, Shashank Banchhor, Surila Guglani, Avirup Dasgupta, Sourajeet Roy, Anand Bulusu, Sudeb Dasgupta et al., "Design optimization Using             Symmetric/Asymmetric Spacer for 14 nm Multi-Fin Tri-gate Fin- FET for Mid- Band 5G Applications," 2022 35th International Conference on VLSI              Design and 2022 21st International Conference on Embedded Systems (VLSID), 2022, pp. 292-296, doi: 10.1109/VLSID2022.2022.00063.
  14. Neha Gupta, Ashish Joshi, Dinesh Kushwaha, Vinod Menezes, Rashmi Sachan, Sudeb Dasgupta, Anand Bulusu "A Multibit MAC Scheme using                     Switched Capacitor based 3C Multiplier for Analog Compute In-Memory Architecture," 2022 29th IEEE International Conference on Electronics,                  Circuits  and Systems (ICECS), 2022, pp. 1-4, doi: 0.1109/ICECS202256217.2022.9970819.
  15. S. Manikandan, N. Chauhan, N. Bagga, A. Kumar, S. Banchhor, S. Roy, A. Bulusu, A. Dasgupta, and S. Dasgupta “Analysis and Modeling of Leakage Currents        in Stacked Gate-All-Around Nanosheet Transistors,” 2022 IEEE International Conference on Emerging Electronics (ICEE), Bangalore, India, 2022, pp. 1-4.
  16. N. Chauhan et al., "Impact of Random Spatial Fluctuation in Non-Uniform Crystalline Phases on Multidomain MFIM Capacitor and Negative                         Capacitance FDSOI," 2022 IEEE International Reliability Physics Symposium (IRPS), 2022, pp. P23-1-P23-6, doi: 10.1109/IRPS48227.2022.9764552. 
  17. B. S. Prakash, A. Yadav, A. Bulusu and S. Dasgupta, "A Novel High RSNM RHBD 16T SRAM Cell at 180nm," 2021 IEEE 18th India Council International Conference (INDICON), 2021, pp. 1-5, doi: 10.1109/INDICON52576.2021.9691597.
  18. A. Yadav, A. Bulusu, S. Dasgupta and S. Singh, "Design and Fabrication of Rad-hard Low Power CMOS Temperature Sensor for Space Applications at 180nm," 2021 International Conference on Microelectronics (ICM), 2021, pp. 166-169, doi: 10.1109/ICM52667.2021.9664963.
  19. S. Yadav, N. Chauhan, A. Pandey, R. Pratap and A. Bulusu, "Behaviour of FinFET Inverter’s Effective Capacitances in Low-Voltage Domain," 2021 25th International Symposium on VLSI Design and Test (VDAT), 2021, pp. 1-5, doi:10.1109/VDAT53777.2021.9601052.
  20. K. J. Singh, A. Bulusu and S. Dasgupta, "Harnessing Maximum Negative Capacitance Signature Voltage Window in P(VDF-TrFE) Gate Stack," 2021 IEEE International Symposium on Circuits and Systems (ISCAS), 2021, pp. 1-5, doi: 10.1109/ISCAS51556.2021.9401100.
  21. K. J. Singh, A. Bulusu and S. Dasgupta, "Ultrascaled Multidomain P(VDF-TrFE) Organic Ferroelectric Gate Stack to the Rescue," 2021 IEEE Latin America Electron Devices Conference (LAEDC), 2021, pp. 1-4, doi: 10.1109/LAEDC51812.2021.9437926.
  22. S. Banchhor and B. Anand, “Investigation of Saturation Phenomenon and Self-Heating induced ZTC Variation in SOI FinFET” in Student Research Forum, VLSI Design Conference 2021
  23. S. Banchhor, N. Chauhan, A. Doneria and B. Anand, “Gain Stabilization Methodology for FinFET Amplifiers Considering Self-Heating Effect,” in proc. of  VLSI Design Conference 2021
  24. Lalit M. Dani, Neeraj Mishra and Anand Bulusu, “MOS Varactor RO architectures in Near Threshold Regime using Forward Body Biasing techniques,” VLSI Design Conference, January 2019, Delhi.
  25. Lalit M. Dani, N. Mishra, S.K. Banchhor, S. Miryala, A. Doneria, Bulusu Anand, “Design and Characterization of Bulk Driven MOS Varactor Based VCO at Near Threshold Regime,” IEEE-S3S, San Francisco, October 2018.
  26. R. Chawla, S. Yadav, A. Sharma, B. Kaur, R. Pratap and Bulusu Anand, “TSV Induced Stress Model and Its Application in Delay Estimation,” IEEE-S3S, San Francisco, October 2018.
  27. C. Inder Kumar and Bulusu Anand “Design and Analysis of Energy-Efficient Self-Correcting Latches Considering Metastability,” IEEE PRIME, July 2018, Prague.
  28. A. Sharma, N. Alam, A. Bulusu, “UTBB FD-SOI Circuit Design using Multifinger Transistors: A Circuit-Device Interaction Perspective,” IEEE PRIME, July 2018, Prague.
  29. Archana Pandey, Pitul Garg, Shobhit Tyagi, Rajeev Ranjan, Anand Bulusu, “A Modified Method of Logical Effort for FinFET Circuits considering of Fin-Extension Efforts,”  Proceedings of IEEE ISQED-2018, Santa Clara.
  30. Abhishek Acharya, Sudeb Dasgupta and Bulusu Anand, "Impact of Device Design Parameters on VDSAT and Analog Performance of TFETs," Presented at IEEE Silicon Nanoelectronics Workshop 2017, Japan.
  31. Chaudhry Indra Kumar, A. Sharma, S. Miryala, Bulusu Anand, "A novel energy-efficient self-correcting methodology employing INWE," IEEE SMACD, 2016, Lisbon.
  32. Sayyaparaju Sagar Varma, A. Sharma, Bulusu Anand, "An efficient methodology to characterize the TSPC flip flop setup time for static timing analysis," IEEE SMACD, 2016, Lisbon.
  33. Archana Pandey, Harsh Kumar, Praanshu Goyal, S. K. Manhas, Sudeb Dasgupta, Bulusu Anand “FinFET Device Circuit Co-design Issues: Impact of Circuit Parameters on Delay” , IEEE VLSI Design, 2016, Kolkata.
  34. Arvind Sharma, Neeraj Mishra, Naushad Alam, Sudeb Dasgupta, and Bulusu Anand, "Pre-layout Estimation of Performance and Design of Basic Analog Circuits in Stress Enabled Technologies" in IEEE VDAT, 2015.
  35. Yogesh Chaurasiya, Surabhi Bhargava, Arvind Sharma, Baljit Kaur, and Bulusu Anand, "Timing Model for Two Stage Buffer and Its Application in ECSM Characterization", in IEEE VDAT, 2015.
  36.  A. Sharma, Y. Sharma, S. Dasgupta, and B. Anand, “Efficient Static D-Latch Standard Cell Characterization Using a Novel Setup Time Model”, IEEE ISQED-2015.
  37. Parmanand Singh,V. Asthana, R. Sithanandam, A. Bulusu, S. Dasgupta, “Analytical Modeling of Sub-onset Current of Tunnel Field Effect Transistor,” IEEE VLSI Design, 2014.
  38. Bijay Kumar Dalai, A. Bulusu, N. Kannan and Arvind Kumar Sharma, "An Empirical Delta Delay Model for Highly Scaled CMOS Inverter Considering Well Proximity Effect," VDAT 2014.
  39. Saurabh K. Nema, M. SaiKiran, P. Singh, Archana Pandey, S. K. Manhas, A. K. Saxena, Anand Bulusu, “Improved Underlap FinFET with Asymmetric Spacer Permittivities,” Accepted in IWPSD 2013.
  40. S. Maheshwaram, S.K. Manhas, G. Kaushal, and B. Anand, “Vertical Nanowire MOSFET Parasitic Resistance Modeling,” in Proc. IEEE EDSSC 2013, Hong Kong.
  41. Menka, Bulusu Anand and Dasgupta S., “A TCAD approach to evaluate channel electrondensity of double gate symmetric n-tunnel FET”, INDICON 2012, pp:577-581.
  42. Baljit Kaur, S. Miryala, S. K. Manhas and Bulusu Anand, “An Efficient Method for ECSM Characterization of CMOS Inverter in Nanometer Range Technologies,” Accepted in IEEE International Symposium on Quality Electronic Design (ISQED) 2013.
  43. Archana Pandey, Swati Raycha, Satish Maheshwaram, S. K. Manhas, S. Dasgupta, Bulusu Anand, “Underlap FinFET Capacitance: Impact of Input Transition Time and Output Load” IEEE International Nanoelectronics Conference (INEC) 2013.
  44. N. Alam, B. Anand, and S. Dasgupta, “Process induced mechanical stress aware poly-pitch optimization for enhanced circuit performance”, in IEEE ISQED, 2012, pp. 717-720.
  45. N. Alam, B. Anand, and S. Dasgupta, “Impact of Dummy Poly on the Process-Induced Mechanical Stress Enhanced Circuit Performance", in VDAT 2012, pp. 357-359.
  46. N. Alam, S. Dasgupta, and B. Anand “Impact of process-induced mechanical stress on multi-fingered device performance”, in Proc. IWPSD, 2011.
  47. Arnab Kumar Biswas, Anand Bulusu and Sudeb Dasgupta, “A Proposed Output Buffer at 90 nm Technology with Minimum Signal Switching Noise at 83.3MHz,” Proceedings of IEEE ISVLSI 2011.
  48. Sandeep Miryala, Baljit Kaur, Bulusu Anand and  Sanjeev Manhas, "Efficient Nanoscale VLSI Standard Cell Library Characterization Using a Novel Delay Model," Proceedings of IEEE ISQED 2011.
  49. Saurabh Nema, Mayank Srivastava, Angada B. Sachid, A. K. Saxena, Anand Bulusu, "A Novel Scaling Strategy for Underlap FinFETs," ICCCD 2010, IIT Kharagpur.
  50. Bulusu Anand, V. Ramgopal Rao and M. P. Desai, "Circuit Performance Improvement Using PDSOI-DTMOS Devices with a Novel Optimal Sizing Scheme Considering Body Parasitics,” Accepted in VLSI-DAT, 2007.
  51. Pradeep Kumar Chawda, B. Anand, and V.Ramgopal Rao, "Effectiveness of Optimum Body Bias for Leakage Reduction in High K CMOS Circuits", Proceedings of 35th International Conference on Solid State Devices and Materials (SSDM 2004), pp. 434-435, Tokyo, Japan, September 15-17, 2004.
  52. Sushant Suryagandh, B. Anand, M. P. Desai and V. Ramgopal Rao, “Dynamic Threshold Voltage CMOS (DTMOS) for Future Low Power Sub-1V Applications," Proceedings of 10th International Workshop on Physics of Semiconductor Devices (IWPSD), pp. 655-658, December 1999, New Delhi.

IP:

  1. Bulusu Anand, Shivananda Reddy, Surya Veeraraghavan, “A Method to Find Sensitivity of Standard Cells to Process/Model Changes,” Defensive Publication of Freescale Semiconductor Inc., June 2008, http://www.priorartdatabase.com/IPCOM/000172383/
  2. S. K. Manhas, S. Nema, A. Bulusu, “A method of fabricating dual/asymmetric dielectric constant (dual-K) spacers in MOSFET,” application no. CINIITR000100017, 2012 (Provisional Indian Patent).
Honors And Awards
MemberShips
IEEE Circuits and Systems Society
31 Aug 2020 - Present
Member
IEEE Electron Device Society
31 Aug 2020 - Present
Member
IEEE Solid State Circuits Society
31 Aug 2020 - Present
Member
Teaching Engagements
Teaching Engagements
Digital VLSI Circuit Design ( EC 573 )
Spring
Analog Circuits ( EC 205 )
Autumn
Analog VLSI Circuit Design ( EC 581 )
Spring
Semiconductor Devices ( EC 142 )
Spring
Electronic Network Theory ( EC 291 )
Autumn
Fundamentals of Microelectronics ( EC 344 )
Spring
Automatic Control Systems ( EC 222 )
Spring
Fundamentals of Electronics ( EC 102 )
Spring
Students
SuperVisions
NC-TunnelFET Devie-Circuit Interaction
01 Jan 2019 - Present
Other Supervisors: S. Dasgupta, Scholar: Khoiram Johnson
Back-end electronics for Sensors
01 Aug 2020 - Present
Other Supervisors: S. Manhas, Scholar: Kartikay
CMOS PLL Design
01 Jan 2016 - Present
Other Supervisors: , Scholar: Neeraj Mishra
FinFET Device-Circuit interaction (Analog Domain)
01 Jan 2015 - Present
Other Supervisors: , Scholar: Shashank Bancchor
Circuit design for in-memory computing
01 Jan 2018 - Present
Other Supervisors: S. Dasgupta, Scholar: Dinesh Kushwaha
Near Threshold Standard Cell Design and Characterization
01 Jan 2019 - Present
Other Supervisors: S. Dasgupta, Scholar: Mahipal D.
Variation Aware Timing Models of CMOS Circuits
01 Jan 2019 - Present
Other Supervisors: S. Dasgupta, Scholar: Lomash Acharya
NCFET Device-Circuit Interaction
01 Jan 2019 - Present
Other Supervisors: S. Dasgupta, Scholar: Amit Behera
Low Voltage CMOS VCO Design
01 Jan 2015 - Present
Other Supervisors: , Scholar: Lalit Dani
FinFET device-circuit interaction in low-voltage domain
01 Jan 2016 - Present
Other Supervisors: , Scholar: Sarita Yadav
PDSOI Analog Circuits
23 May 2019 - Present
Other Supervisors: S. Dasgupta, Scholar: H. S. Jattana
Radiation hard data converters
01 Jan 2019 - Present
Other Supervisors: S. Dasgupta, Scholar: Ashutosh Yadav
Near Threshold CMOS Digital Circuit Design and Analysis
01 Jan 2014 - 12 Dec 2019
Other Supervisors: None, Scholar: Inder Chaudhary
Tunnel FET Device-Circuit Interaction
01 Jan 2015 - 29 Aug 2019
Other Supervisors: , Scholar: Abhishek Acharya
Mechanical Stress Aware Nanoscale VLSI Circuit Design Methodologies
01 Jan 2013 - 16 May 2018
Other Supervisors: , Scholar: Arvind Sharma
Modeling of FinFET device parasitics
01 Jan 2012 - 17 May 2017
Other Supervisors: , Scholar: Archana Pandey
TunnelFET device-circuit co-design
01 Jan 2010 - 14 Aug 2015
Other Supervisors: Dr. S. Dasgupta, Scholar: Menaka
Device-circuit co-design of Silicon Nanowire transistor
01 Jan 2010 - 13 May 2015
Other Supervisors: Dr. Sanjeev Mahhas, Scholar: Satish Maheshwaram
Performance models for nanoscale VLSI circuits
01 Jan 2010 - 21 May 2015
Other Supervisors: Dr. S. Manhas, Scholar: Baljit Kaur
Robust circuit design methodology for nanoscale VLSI technologies
01 Jan 2009 - 23 Aug 2013
Other Supervisors: Dr. Sudeb Dasgupta, Scholar: Naushad Alam
In-Memory Computation using SRAM
01 Aug 2020 - Present
Other Supervisors: S. Dasgupta, Scholar: Neha Gupta
Miscellaneous
Events
Design Issues in Nanoscale VLSI Circuits and Systems
01 Jan 2010 - Present
QIP
FinFET Logic Gate Capacitances: Impact of Circuit Level Parameters
31 Aug 2020 - Present
FinFET Device Circuit Co-Design: Issues and Challenges
31 Aug 2020 - Present
Nanoscale VLSI Circuit Design: Timing Issues and Solutions
31 Aug 2020 - Present
Administrative Positions
Faculty Advisor
01 Jan 2013 - Present
IEEE CAS Student Chapter, IIT Roorkee
Chairman, DAPC
24 Dec 2019 - 31 Jul 2021
ECE, IIT Roorkee
Branch Counsellor
01 Jan 2014 - Present
IEEE Student Branch
Regarding recommendations
- I give letters of recommendation to only the following: 1. My BTP or M.Tech dissertation students. 2. Students who did a project with me: Only PhD or MS leading to PhD applications. 3. Students who secured at least a 9 (B+) in my course(s): Only PhD or MS leading to PhD applications.